| н.т ! | No: R18 Course Code: A30500 | 5 | |---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | CN | CMR COLLEGE OF ENGINEERING & TECHNOLOGY (UGC AUTONOMOUS) | | | C | B.Tech III Semester Supplementary Examinations February-2024 arse Name: DISCRETE MATHEMATICS | | | Cou | (Common for CSE, IT, CSC, CSM, CSD, AID & AIM) | =0 | | Date | e: 05.02.2024 AN Time: 3 hours Max.Marks | : 70 | | | (Note: Assume suitable data if necessary) PART-A | | | | Answer all TEN questions (Compulsory) Each question carries TWO marks. 10x2=2 | 20M | | 1. Dra | aw the hasse diagram for the poset $(P(x), \le)$ where $x = \{1,2,3,4\}$ and $\le = \{(x,y)/x \text{ is subset } y\}$ | 2 M | | | ow do you prove Schroeder Bernstein Theorem? | 2 M | | | ate the pigeonhole principle. | 2 M | | | iven the polynomial $p(x) = x^2 + x + 5$ and $g(x) = x + 2$ . Find the value of $q(x)$ and $r(x)$ . | 2 M | | 5. Sh | ow that $p \rightarrow q \equiv \sim p \lor q$ using truth table. | 2 M | | 6. W1 | rite the existential quantifier in terms of universal quantifier. | 2 M | | 7. W | hat is permutation group? Give an example. | 2 M | | 8. Di | fferentiate disjunctive and conjunctive Normal forms. | 2 M | | 9. W | hat is Hamiltonian Graph? | 2 M | | 10. W | hat is meant by articulation point? | 2 M | | An | PART-B swer the following. Each question carries TEN Marks. 5x10= | =50M | | Alla | | | | 11.A). | Define an equivalence relation and show that the relation R defined as aRb iff 4 divides (a-b) over set of integers is an equivalence relation. | 10M | | 44.5% | OR | 10M | | 11. B). | Show that (D <sub>30</sub> , R), where a R b If and only if a divides b, is a complemented lattice. D <sub>30</sub> is set of positive divisors of 30. | 10141 | | 12. A). | Explain the Euclidian algorithm with an example. OR | 10M | | 12. B). | Suppose that the license plates of certain state require 3 English letters followed by 4 | 10M | | | digits: a) How many different plates can be manufactured if repetition of letters and digits allowed. | | | | <ul><li>b) How many plates are possible if only letters can be repeated.</li><li>c) How many are possible if no repetitions are allowed at all.</li></ul> | | | 13. A). | By using logic equivalence prove or disprove $(\sim p(p \lor q)) \to q \equiv T$ . OR | 10M | | 13. B). | | 10M | | 10. 11. | Comm me himerbar and ances to make the control of t | | | | (P.T.O) | | | 14. A). | What is a group show that addition modulo 5 is a group? | 10M | |---------|-------------------------------------------------------------------------------------|-----| | 14. B). | OR List out the identities of Boolean algebra. | 10M | | 15. A). | Show that K <sub>5</sub> is non-planar. | 10M | | 15. B). | OR Define isomorphism of graph. Justify that the graph $K_{2,3}$ Is a planar graph. | | \*\*\*\* ## CMR COLLEGE OF ENGINEERING & TECHNOLOGY (UGC AUTONOMOUS) B.Tech III Semester Supplementary Examinations February-2024 Course Name: ANALOG & DIGITAL ELECTRONICS | n | Anto: 07 02 2024 ANT | (Common for CSE & IT) Time: 3 hours Max.Max | olza. 70 | |----------|---------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------| | <u>D</u> | Date: 07.02.2024 AN | (Note: Assume suitable data if necessary) | rks: /0 | | | | PART-A | | | | | Answer all TEN questions (Compulsory) Each question carries TWO marks. 10x | 2=20M | | 1. | List the differences between | en ideal diode and practical diode. | 2 M | | 2. | Define transition capacitar | nce. | 2 M | | 3. | Draw the symbols of NPN | and PNP transistor. | 2 M | | 4. | Explain about the various | regions in a transistor. | 2 M | | 5. | How a FET can be used as | s a voltage variable Resistance (VVR)? | 2 M | | 6. | Discuss octal number system | em. | 2 M | | 7. | Show both NAND and NC | OR gates are called Universal gates. | 2 M | | 8. | Analyze the steps for simp | olification of POS expression. | 2 M | | 9. | Illustrate applications of sl | hift registers. | 2 M | | 10. | Define race around conditi | ion? How it can be avoided. | 2 M | | | | | | | A | answer the following. Eac | PART-B ch question carries TEN Marks. 5x1 | 0=50M | | 11.A) | Explain the V-I chara Zener Break downs. | ecteristics of Zener diode and distinguish between Avalanche and | d 10M | | | | OR | | | 11. B) | <ol> <li>Draw the circuit of broutput waveforms.</li> </ol> | ridge rectifier and explain its operation with the help of input and | d 10M | | 12. A) | ). Explain the construction | onal details of Bipolar Junction Transistor. | 10M | | | | OR | | | | | OK . | | | 12. B) | ). Discuss the construction | on, principle of operation, characteristics and applications of UJT. | 10M | | 12. B) | | on, principle of operation, characteristics and applications of UJT. of FET with its characteristics and explain the Different regions is | 10M<br>n 10M | | | ). Explain the operation | on, principle of operation, characteristics and applications of UJT. of FET with its characteristics and explain the Different regions is | | | | ). Explain the operation transfer characteristics | on, principle of operation, characteristics and applications of UJT. of FET with its characteristics and explain the Different regions in . OR n with the following unsigned binary numbers by taking the 2's otrahend: | | | 13. A) | <ul><li>). Explain the operation transfer characteristics</li><li>). i) Solve the subtraction complement of the subtraction</li></ul> | on, principle of operation, characteristics and applications of UJT. of FET with its characteristics and explain the Different regions is OR n with the following unsigned binary numbers by taking the 2's | n 10M | (P.T.O..) 14. A). Simplify the following Boolean expressions using K-map and implement them using NOR gates: F (W, X, Y, Z) = W'X'Y'Z' + WXY'Z' + WXYZ. OR 14. B). i) Construct the logic diagram of a full subtractor using only 2-Input NAND gates. 8M ii) Explain the properties of EX-OR gate. 2M 15. A). Design a 4-bit BCD Ripple Counter by using T-FF. 10M OR Explain the state reduction and state assignment in designing Sequential circuit. Consider 10M one example in the above process. \*\*\*\* ## CMR COLLEGE OF ENGINEERING & TECHNOLOGY (UGC AUTONOMOUS) | 1171 | (UGC AUTONOMOUS) P. Took III Competer Supplementary Even in ations Echanger 2024 | | |---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------| | Co | B.Tech III Semester Supplementary Examinations February-2024 ourse Name: COMPUTER ORGANIZATION & ARCHITECTURE | | | | (Common for CSE, IT, CSC, CSM, AID & AIM) | | | Da | | Marks: 70 | | - | (Note: Assume suitable data if necessary) | | | | PART-A | | | | Answer all TEN questions (Compulsory) Each question carries TWO marks. | 10x2=20M | | 1. D | efine computer organization of a digital computer. | 2 M | | 2. W | /rite Basic symbols for register transfer. | 2 M | | 3. D | rifferentiate between restoring and non-restoring division algorithm. | 2 M | | | epresent the number $(+37.8)_{10}$ as a floating point binary number with normalized fractionantissa 16 bits and exponent 8 bits. | etion 2 M | | 5. W | Vhat is the need of I/O interface? | 2 M | | 6. W | Why does DMA have priority over the CPU when both request a memory transfer? | 2 M | | 7. D | define pipelining. | 2 M | | 8. L | ist the pipeline hazards. | 2 M | | 9. W | Vhat is cache memory? | 2 M | | 10. W | Vhat is meant by memory interleaving? | 2 M | | | | | | Δn | PART-B aswer the following. Each question carries TEN Marks. | 5x10=50M | | 234 | iswer the following. Each question earlies TEN mains. | ) <u>X1U=3UW1</u> | | 11.A). | i) Explain about Bus and Memory Transfer. | 5M | | | ii) Explain about Computer instructions. | 5M | | | OR | | | 11. B). | i) Describe Instruction cycle in computer system. | 5M | | | ii) A Computer uses a memory unit with 256 K words of 32 bits each. A bi instruction code is stored in one word of memory. The instruction has four parts indirect bit, an operation code, a register code part to specify one of 64 registers, an address part. | s: an | | | (a) How many bits are there in the operation code, the | | | | register code part, and the address part? | | | | (b) Draw the instruction word format and indicate the | | | | number of bits in each part. | | | | (c) How many bits are there in the data and address inputs of the memory? | | | 12. A). | i) Explain the process of floating point number multiplication with flow chart. | 5M | | | ii) Show the hardware for a 2 bit-by-2 bit array multiplier and explain its working. OR | 5M | | 12. B). | i) Using booth's multiplication algorithm, multiply the 3 X -4, show all the steps. | 7M | | | ii) What is the principle of carry look-ahead adder? | 3M | | | (P.T. | <i>O</i> ) | | 13. A). | With a neat block diagram, explain the architecture of 8086 Microprocessor. | 10M | |---------|---------------------------------------------------------------------------------------------------------|-----| | | OR | | | 13. B). | i) What is interrupt? Why priority of interrupt is required? How it is restored? | 5M | | | ii) Give the comparison between programmed I/O and interrupt driven I/O. | | | 14. A). | Name the two pipeline organizations. Explain about the arithmetic pipeline with the help of an example. | 10M | | | OR | | | 14. B). | Explain instruction pipeline with neat timing diagram. | 10M | | 15. A). | Draw and explain fully associative cache organization. | 10M | | | OR | | | 15. B). | Explain various page replacement algorithms. | 10M | \*\*\*\* ## CMR COLLEGE OF ENGINEERING & TECHNOLOGY (UGC AUTONOMOUS) B.Tech III Semester Supplementary Examinations February-2024 COBJECT ORIENTED PROGRAMMING | Cou | rse Name: OBJEC | Г ORIENTED PROGRAMMING<br>(Common for CSE & IT) | | |---------------|---------------------------|------------------------------------------------------------------------|--------------------| | Date | e: 12.02.2024 AN | Time: 3 hours Max | <u> .Marks: 70</u> | | <u></u> | | (Note: Assume suitable data if necessary) PART-A | | | | | Answer all TEN questions (Compulsory) Each question carries TWO marks. | 10x2=20M | | 1. De | fine Object Oriented P | rogramming. | 2 M | | | | the predefined packages. | 2 M | | | | at the types of exceptions | 2 M | | | hat is static inner class | | 2 M | | | efine Thread. List out t | he states of Thread. | 2 M | | | efine File. | | 2 M | | | fferentiate between Ar | ray and List. | 2 M | | | efine String Tokenizer. | | 2 M | | | | sent the relationship between event Source and event Listener. | 2 M | | | efine Adapter Class. | | 2 M | | An | swer the following. E | PART-B<br>ach question carries TEN Marks. | 5x10=50M | | 11.A). | Explain multilevel ir | heritance with an example. | 10M | | · · · · · · · | 1 | OR | | | 11. B). | Explain overloading | and overriding with an example. | 10M | | 12. A). | Explain different typ | es of inner classes with example. | 10M | | | | OR | | | 12. B). | Explain the classific | ation of exceptions with example. | 10M | | 13. A). | Distinguish between | multiple process and multiple threads. | 10M | | | | OR | | | 13. B). | Describe inter thread | d communication. | 10M | | 14. A). | Write a note on java | collection framework. | 10M | | | | OR | | | 14. B). | What is enumeration | n and iterator explain with example. | 10M | | 15. A). | Describe hierarchy | of Swing and Scala components. | 10M | | | | OR | | | 15. B). | Write a java prograi | n to implement Mouse Events | 10M | | | | | | R18 H.T No: Course Code: A30509 ## CMR COLLEGE OF ENGINEERING & TECHNOLOGY (UGC AUTONOMOUS) | | B.Tech III Semester Supplementary Examinations February-2024 Course Name: DATABASE MANAGEMENT SYSTEMS | | |-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | | (Common for CSE, IT, CSC, CSD & AID) | | | | Date: 14.02.2024 AN Time: 3 hours Max.Marks | : 70 | | | (Note: Assume suitable data if necessary) PART-A Answer all TEN questions (Compulsory) Each question carries TWO marks. 10x2=2 | 20M | | 1. | What is DBMS? What are the advantages of DBMS. | 2 M | | 2. | How to represent the strong entity set and weak entity set in ER-Model? | 2 M | | 3. | Define the terms: Relational Databases, Tables. | 2 M | | 4. | Define the form of basic SQL query. | 2 M | | 5. | List the primitive operators in Relational algebra. | 2 M | | 6. | What is schema refinement. | 2 M | | 7. | Define Serializability. | 2 M | | 8. | What is the motivation for concurrent execution? | 2 M | | 9. | What is an index? Give an example. | 2 M | | 10. | Define un clustered index. | 2 M | | | PART-B | | | | Answer the following. Each question carries TEN Marks. 5x10= | 50M | | 11. | A). Explain conceptual design with E-R model and Draw an E-R Diagram that illustrates the Banking System. | 10M | | | OR | | | 11. | B). Explain the architecture of DBMS with a neat diagram and note its scope. | 10M | | 12. | A). What is a relation? Differentiate between a relation schema and relation instance? What are domain constraints, Discuss. | 10M | | | OR | | | 12. | B). Illustrate the Set comparison operators and Aggregation operators with example. | 10M | | 13. | <ul><li>A). i) Discuss in detail about the operations of relation algebra with example.</li><li>ii) Compare Super key, Candidate key, Primary Key for a relation with example.</li></ul> | 5M<br>5M | | | OR | | | 13. | B). What is redundancy? Explain the problems caused by redundancy with suitable example. | 10M | | 14. | <ul><li>A). i) What is Transaction? Explain the properties of Transaction.</li><li>ii) Give an overview of Validation Based Protocol.</li></ul> | 5M<br>5M | | | OR | | | 14. | B). Explain the concept of Serializability and Recoverability with example. | 10M | | 15. | A). State and explain various file organization methods. Give suitable examples to each of them. | 10M | | | OR | | | 15. | B). Explain about indexed sequential access methods in detail. | 10M | | | * * * * * | |